## feATURES

- 1.2MHz Switching Frequency
- Low V CESAT Switches: 330 mV at 1.3 A
- High Output Voltage: Up to 40V
- Wide Input Range: 2.4V to 16V
- Inverting Capability
- 5 V at 630 mA from 3.3V Input
- 12 V at 320 mA from 5 V Input
- -12 V at 200 mA from 5 V Input
- Uses Tiny Surface Mount Components
- Low Shutdown Current: <1 $\mu \mathrm{A}$
- Low Profile ( 0.75 mm ) 10 -Lead $3 \mathrm{~mm} \times 3 \mathrm{~mm}$ DFN Package


## APPLICATIONS

- Organic LED Power Supply
- Digital Cameras
- White LED Power Supply
- Cellular Phones
- Medical Diagnostic Equipment
- Local $\pm 5 \mathrm{~V}$ or $\pm 12 \mathrm{~V}$ Supply
- TFT-LCD Bias Supply
- xDSL Power Supply


## DESCRIPTIOn

The LT ${ }^{\circledR} 3471$ dual switching regulator combines two 42 V , 1.3A switches with error amplifiers that can sense to ground providing boost and inverting capability. The low $V_{\text {CESAT }}$ bipolar switches enable the device to deliver high current outputs in a small footprint. The LT3471 switches at 1.2 MHz , allowing the use of tiny, low cost and low profile inductors and capacitors. High inrush current at start-up is eliminated using the programmable soft-start function, where an external RC sets the current ramp rate. A constant frequency current mode PWM architecture results in low, predictable output noise that is easy to filter.
The LT3471 switches are rated at 42 V , making the device ideal for boost converters up to $\pm 40 \mathrm{~V}$ as well as SEPIC and flyback designs. Each channel can generate 5 V at up to 630 mA from a 3.3 V supply, or 5 V at 510 mA from four alkaline cells in a SEPIC design. The device can be configured as two boosts, a boost and inverter or two inverters.

The LT3471 is available in a low profile ( 0.75 mm ) 10 -lead $3 \mathrm{~mm} \times 3 \mathrm{~mm}$ DFN package.

TYPICAL APPLICATION
OLED Driver



## ABSOLUTE MAXImUM RATInGS

(Note 1)
VIN Voltage ............................................................ 16V
SW1, SW2 Voltage ...................................-0.4V to 42V
FB1N, FB1P, FB2N, FB2P Voltage ....... 12 V or $\mathrm{V}_{\text {IN }}-1.5 \mathrm{~V}$
SHDN/SS1, SHDN/SS2 Voltage ............................. 16V
$V_{\text {REF }}$ Voltage .......................................................... 1.5V
Maximum Junction Temperature ......................... $125^{\circ} \mathrm{C}$
Operating Temperature Range (Note 2) .. $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$
Storage Temperature Range $\qquad$ $-65^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$

PACKAGE/ORDER Information


Consult LTC Marketing for parts specified with wider operating temperature ranges.

ELECTRICAL CHARACTERISTICS The • denotes specifications which apply over the full operating temperature range, otherwise specifications are $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} . \mathrm{V}_{I N}=\mathrm{V}_{\overline{\text { SHDN }}}=3 \mathrm{~V}$ unless otherwise noted.

| PARAMETER | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Minimum Operating Voltage |  |  |  | 2.1 | 2.4 | V |
| Reference Voltage |  | $\bullet$ | $\begin{aligned} & \hline 0.991 \\ & 0.987 \end{aligned}$ | 1.000 | $\begin{aligned} & 1.009 \\ & 1.013 \end{aligned}$ | V |
| Reference Voltage Current Limit | (Note 3) |  | 1 | 1.4 |  | mA |
| Reference Voltage Load Regulation | $0 \mathrm{~mA} \leq \mathrm{I}_{\text {REF }} \leq 100 \mu \mathrm{~A}$ (Note 3) |  |  | 0.1 | 0.2 | \%/100 $\mu \mathrm{A}$ |
| Reference Voltage Line Regulation | $2.6 \mathrm{~V} \leq \mathrm{V}_{\text {IN }} \leq 16 \mathrm{~V}$ |  |  | 0.03 | 0.08 | \%/V |
| Error Amplifier Offset | Transition from Not Switching to Switching, $\mathrm{V}_{\text {FBP }}=\mathrm{V}_{\text {FBN }}=1 \mathrm{~V}$ |  |  | $\pm 2$ | $\pm 3$ | mV |
| FB Pin Bias Current | (Note 3) | $\bullet$ |  | 60 | 100 | nA |
| Quiescent Current | $V_{\overline{\text { SHDN }}}=1.8 \mathrm{~V}$, Not Switching |  |  | 2.5 | 4 | mA |
| Quiescent Current in Shutdown | $V \overline{\text { SHDN }}=0.3 \mathrm{~V}, \mathrm{~V}_{\text {IN }}=3 \mathrm{~V}$ |  |  | 0.01 | 1 | $\mu \mathrm{A}$ |
| Switching Frequency |  |  | 1 | 1.2 | 1.4 | MHz |
| Maximum Duty Cycle |  | $\bullet$ | $\begin{aligned} & 90 \\ & 86 \end{aligned}$ | 94 |  | \% |
| Minimum Duty Cycle |  |  |  | 15 |  | \% |
| Switch Current Limit | At Minimum Duty Cycle At Maximum Duty Cycle (Note 4) |  | $\begin{aligned} & 1.5 \\ & 0.9 \\ & \hline \end{aligned}$ | $\begin{aligned} & 2.05 \\ & 1.45 \end{aligned}$ | $\begin{aligned} & 2.6 \\ & 2.0 \end{aligned}$ | A |
| Switch V ${ }_{\text {CESAT }}$ | $\mathrm{I}_{\text {SW }}=0.5 \mathrm{~A}$ (Note 5) |  |  | 150 | 250 | mV |
| Switch Leakage Current | $\mathrm{V}_{\text {SW }}=5 \mathrm{~V}$ |  |  | 0.01 | 1 | $\mu \mathrm{A}$ |
| SHDN/SS Input Voltage High |  |  | 1.8 |  |  | V |
| $\overline{\overline{\text { SHDN }} \text { Input Voltage Low }}$ | Quiescent Current $\leq 1 \mu \mathrm{~A}$ |  |  |  | 0.3 | V |
| $\overline{\text { SHDN }}$ Pin Bias Current | $\begin{aligned} & V_{\overline{S H D N}}=3 \mathrm{~V}, V_{I N}=4 \mathrm{~V} \\ & V \overline{\text { SHDN }}=0 \mathrm{~V} \end{aligned}$ |  |  | $\begin{gathered} 22 \\ 0 \end{gathered}$ | $\begin{aligned} & 36 \\ & 0.1 \end{aligned}$ | $\mu \mathrm{A}$ $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which the life of a device may be impaired.
Note 2: The LT3471E is guaranteed to meet performance specifications from $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$. Specifications over the $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ operating temperature range are assured by design, characterization and correlation with statistical process controls.

Note 3: Current flows out of the pin.
Note 4: See Typical Performance Characteristics for guaranteed current limit vs duty cycle.
Note 5: $V_{\text {CESAT }}$ is $100 \%$ tested at wafer level.

## TYPICAL PGRFORMARCE CHARACTERISTICS



## PIn functions

FB1N (Pin 1): Negative Feedback Pin for Switcher 1. Connect resistive divider tap here. Minimize trace area at FB1N. Set $V_{0 U T}=V_{\text {FB1P }}(1+R 1 / R 2)$, or connect to ground for inverting topologies.
FB1P (Pin 2): Positive Feedback Pin for Switcher 1. Connect either to $\mathrm{V}_{\text {REG }}$ or a divided down version of $\mathrm{V}_{\text {REG }}$, or connect to a resistive divider tap for inverting topologies.
$V_{\text {REF }}$ (Pin 3): 1.00 V Reference Pin. Can supply up to 1 mA of current. Do not pull this pin high. Must be locally bypassed with no less than $0.01 \mu$ F and no more than $1 \mu F$. A $0.1 \mu \mathrm{~F}$ ceramic capacitor is recommended. Use this pin as the positive feedback reference or connect a resistor divider here for a smaller reference voltage.

FB2P (Pin 4): Same as FB1P but for Switcher 2.
FB2N (Pin 5): Same as FB1N but for Switcher 2.
SW2 (Pin 6): Switch Pin for Switcher 2 (Collector of internal NPN power switch). Connect inductor/diode here
and minimize the metal trace area connected to this pin to minimize EMI.

SHDN/SS2 (Pin 7): Shutdown and Soft-Start Pin. Tie to 1.8 V or more to enable device. Ground to shut down. Softstart function is provided when the voltage at this pin is ramped slowly to 1.8 V with an external RC circuit.
$\mathrm{V}_{\text {IN }}$ (Pin 8): Input Supply. Must be locally bypassed.
SHDN/SS1 (Pin 9): Same as $\overline{\text { SHDN }} /$ SS2 butfor Switcher 1. Note: taking either SHDN/SS pin high will enable the part. Each switcher is individually enabled with its respective SHDN/SS pin.
SW1 (Pin 10): Same as SW2 but for Switcher 1.
Exposed Pad (Pin 11): Ground. Connect directly to local ground plane. This ground plane also serves as a heat sink for optimal thermal performance.

## BLOCK DIAGRAM



Figure 1. Block Diagram

## OPERATION

The LT3471 uses a constant frequency, current mode control scheme to provide excellent line and load regulation. Refer to the Block Diagram. At the start of each oscillator cycle, the SR latch is set, which turns on the power switch, Q1 (Q2). A voltage proportional to the switch current is added to a stabilizing ramp and the resulting sum is fed into the positive terminal of the PWM comparator A2 (A4). When this voltage exceeds the level at the negative input of A2 (A4), the SR latch is reset, turning off the power switch Q1 (Q2). The level at the negative input of A2 (A4) is set by the error amplifier A1 (A3) and is simply an amplified version of the difference between the negative feedback voltage and the positive feedback voltage, usually tied to the reference voltage $V_{\text {REG. }}$. In this manner, the error amplifier sets the correct peak current level to keep the output in regulation. If the error amplifier's output increases, more current is delivered to the output. Similarly, if the error decreases, less current is delivered. Each switcher functions independently but they share the same oscillator and thus the switchers are always in phase. Enabling the part is done by
taking either SHDN/SS pin above 1.8 V . Disabling the part is done by grounding both SHDN/SS pins. The soft-start feature of the LT3471 allows for clean start-up conditions by limiting the amount of voltage rise at the output of comparator A1 and A2, which in turn limits the peak switching current. The soft-start feature for each switcher is enabled by slowly ramping that switcher's $\overline{S H D N} / S S$ pin, using an RC network, for example. Typical resistor and capacitor values are 0.33 uF and $4.7 \mathrm{k} \Omega$, allowing for a start-up time on the order of milliseconds. The LT3471 has a current limit circuit not shown in the Block Diagram. The switch current is constantly monitored and not allowed to exceed the maximum switch current (typically 1.6A). If the switch current reaches this value, the SR latch is reset regardless of the state of the comparator A2 (A4). Also not shown in the Block Diagram is the thermal shutdown circuit. If the temperature of the part exceeds approximately $160^{\circ} \mathrm{C}$, both latches are reset regardless of the state of comparators A2 and A4. The current limit and thermal shutdown circuits protect the power switch as well as the external components connected to the LT3471.

## APPLICATIONS INFORMATION

## Duty Cycle

The typical maximum duty cycle of the LT3471 is $94 \%$. The duty cycle for a given application is given by:

$$
D C=\frac{\left|V_{\text {OUT }}\right|+\left|V_{D}\right|-\left|V_{\text {II }}\right|}{\left|V_{\text {OUT }}\right|+\left|V_{D}\right|-\left|V_{\text {CESAT }}\right|}
$$

Where $\mathrm{V}_{\mathrm{D}}$ is the diode forward voltage drop and $\mathrm{V}_{\text {CESAT }}$ is in the worst case 330 mV (at 1.3A)
The LT3471 can be used at higher duty cycles, but it must be operated in the discontinuous conduction mode so that the actual duty cycle is reduced.

## Setting Output Voltage

Setting the output voltage depends on the topology used. For normal noninverting boost regulator topologies:

$$
V_{\text {OUT }}=V_{\text {FBP }}\left(1+\frac{R 1}{R 2}\right)
$$

where $\mathrm{V}_{\text {FBN }}$ is connected between R1 and R2 (see the Typical Applications section for examples).
Select values of R1 and R2 according to the following equation:

$$
\mathrm{R} 1=\mathrm{R} 2\left(\frac{\mathrm{~V}_{\text {OUT }}}{\mathrm{V}_{\mathrm{REF}}-1}\right)
$$

A good value for R 2 is 15 k which sets the current in the resistor divider chain to $1.00 \mathrm{~V} / 15 \mathrm{k}=67 \mu \mathrm{~A}$.
$V_{\text {FBP }}$ is usually just tied to $V_{\text {REF }}=1.00 \mathrm{~V}$, but $\mathrm{V}_{\text {FBP }}$ can also be tied to a divided down version of $\mathrm{V}_{\text {REF }}$ or some other voltage as long as the absolute maximum ratings for the feedback pins are not exceeded (see Absolute Maximum Ratings).
For inverting topologies, $\mathrm{V}_{\text {FBN }}$ is tied to ground and $\mathrm{V}_{\text {FBP }}$ is connected between $R 1$ and $R 2$. $R 2$ is between $V_{\text {FBP }}$ and

## APPLICATIONS INFORMATION

$V_{\text {REF }}$ and $R 1$ is between $V_{\text {FBP }}$ and $V_{\text {OUT }}$ (see the Applications section for examples). In this case:

$$
V_{\text {OUT }}=V_{\text {REF }}\left(\frac{\mathrm{R} 1}{\mathrm{R} 2}\right)
$$

Select values of R1 and R2 according to the following equation:

$$
R 1=R 2\left(\frac{V_{0 U T}}{V_{\text {REF }}}\right)
$$

A good value for R 2 is 15 k , which sets the current in the resistor divider chain to $1.00 \mathrm{~V} / 15 \mathrm{k}=67 \mu \mathrm{~A}$.

## Switching Frequency and Inductor Selection

The LT3471 switches at 1.2 MHz , allowing for small valued inductors to be used. $4.7 \mu \mathrm{H}$ or $10 \mu \mathrm{H}$ will usually suffice. Choose an inductor that can handle at least 1.4A without saturating, and ensure that the inductor has a low DCR (copper-wire resistance) to minimize $I^{2} \mathrm{R}$ power losses. Note that in some applications, the current handling requirements of the inductor can be lower, such as in the SEPIC topology where each inductor only carries one half of the total switch current. For better efficiency, use similar valued inductors with a larger volume. Many different sizes and shapes are available from various manufacturers. Choose a core material that has low losses at 1.2 MHz, such as ferrite core.

Table 1. Inductor Manufacturers

| Sumida | (847) 956-0666 | www.sumida.com |
| :--- | :--- | :--- |
| TDK | (847) 803-6100 | www.tdk.com |
| Murata | $(714) 852-2001$ | www.murata.com |

## Soft-Start and Shutdown Features

To shut down the part, ground both $\overline{\text { SHDN }} /$ SS pins. To shut down one switcher but not the other one, ground that switcher's $\overline{\text { SHDN }} / \mathrm{SS}$ pin. The soft-start feature provides a way to limit the inrush current drawn from the supply upon start-up. To use the soft-start feature for either switcher, slowly ramp up that switcher's $\overline{\text { SHDN }} / \mathrm{SS}$ pin. The rate of voltage rise at the output of the switcher's comparator (A1 or A3 for switcher 1 or switcher 2 respectively) tracks the rate of voltage rise at the $\overline{\text { SHDN }} /$ SS pin once the SHDN/SS
pin has reached about 1.1V. The soft-start function will go away once the voltage at the $\overline{\text { SHDN }} / \mathrm{SS}$ pin exceeds 1.8 V . See the Peak Switch Current vs SHDN/SS Voltage graph in the Typical Performance Characteristics section. The rate of voltage rise at the SHDN/SS pin can easily be controlled with a simple RC network connected between the control signal and the SHDN/SS pin. Typical values for the RC network are $4.7 \mathrm{k} \Omega$ and $0.33 \mu \mathrm{~F}$, giving start-up times on the order of milliseconds. This RC time constant can be adjusted to give different start-up times. If different values of resistance are to be used, keep in mind the SHDN/SS Current vs $\overline{\text { SHDN}} /$ SS voltage graph along with the Peak Switch Current vs SHDN/SS Voltage graph, both found in the Typical Performance Characteristics section. The impedance looking into the SHDN/SS pin depends on whether the $\overline{\text { SHDN }} /$ SS is above or below $\mathrm{V}_{\text {IN }}$. Normally $\overline{\text { SHDN } / S S ~}$ will not be driven above $\mathrm{V}_{\mathrm{IN}}$, and thus the impedance looks like $100 \mathrm{k} \Omega$ in series with a diode. If the voltage of the $\overline{S H D N} /$ SS pin is above $\mathrm{V}_{\text {IN }}$, the impedance looks more like $50 \mathrm{k} \Omega$ in series with a diode. This $100 \mathrm{k} \Omega$ or $50 \mathrm{k} \Omega$ impedance can have a slight effect on the start-up time if you choose the R in the RC soft-start network too large. Another consideration is selecting the soft-start time so that the soft-start feature is dominated by the RC network and not the capacitor on $\mathrm{V}_{\text {REF. }}$ (See $\mathrm{V}_{\text {REF }}$ Voltage reference section of the Applications Information for details.)

## CAPACITOR SELECTION

Low ESR (equivalent series resistance) capacitors should be used at the outputto minimize the output ripple voltage. Multi-layer ceramic capacitors are an excellent choice, as they have extremely low ESR and are available in very small packages. X5R dielectrics are preferred, followed by X7R, as these materials retain the capacitance over wide voltage and temperature ranges. A $4.7 \mu \mathrm{~F}$ to $15 \mu \mathrm{~F}$ output capacitor is sufficient for most applications, but systems with very low output currents may need only a $1 \mu \mathrm{~F}$ or $2.2 \mu \mathrm{~F}$ output capacitor. Solid tantalum or OS-CON capacitors can be used, but they will occupy more board area than a ceramic and will have a higher ESR. Always use a capacitor with a sufficient voltage rating.

Ceramic capacitors also make a good choice for the input decoupling capacitor, which should be placed as close as possible to the LT 3471 . A $4.7 \mu \mathrm{~F}$ to $10 \mu \mathrm{~F}$ input capacitor is

## APPLICATIONS INFORMATION



Figure 2. Li-Ion OLED Driver

sufficient for most applications. Table 2 shows a list of several ceramic capacitor manufacturers. Consult the manufacturers for detailed information on their entire selection of ceramic parts.

Table 2. Ceramic Capacitor Manufacturers

| Taiyo Yuden | (408) 573-4150 | www.t-yuden.com |
| :--- | :--- | :--- |
| AVX | (803) 448-9411 | www.avxcorp.com |
| Murata | (714) 852-2001 | www.murata.com |

The decision to use either low ESR (ceramic) capacitors or the higher ESR (tantalum or OS-CON) capacitors can

Supply Current of Figure 2 During Start-Up with Soft-Start RC Network

affect the stability of the overall system. The ESR of any capacitor, along with the capacitance itself, contributes a zero to the system. For the tantalum and OS-CON capacitors, this zero is located at a lower frequency due to the higher value of the ESR, while the zero of a ceramic capacitor is at a much higher frequency and can generally be ignored.

A phase lead zero can be intentionally introduced by placing a capacitor ( $\mathrm{C}_{\mathrm{PL}}$ ) in parallel with the resistor (R3) between $\mathrm{V}_{\text {OUT }}$ and $\mathrm{V}_{\text {FB }}$ as shown in Figure 2. The frequency of the zero is determined by the following equation.

APPLICATIONS INFORMATION

$$
f_{Z}=\frac{1}{2 \pi \cdot R 3 \cdot C_{P L}}
$$

By choosing the appropriate values for the resistor and capacitor, the zero frequency can be designed to improve the phase margin of the overall converter. The typical target value for the zero frequency is between 35 kHz to 55 kHz . Figure 3 shows the transient response of the stepup converter from Figure 2 without the phase lead capacitor $\mathrm{C}_{\text {PL }}$. Although adequate for many applications, phase margin is not ideal as evidenced by 2-3 "bumps" in both the output voltage and inductor current. A 33pF capacitor for $\mathrm{C}_{\mathrm{PL}}$ results in ideal phase margin, which is revealed in Figure 4 as a more damped response and less overshoot.


Figure 3. Transient Response of Figure 2's Step-Up Converter without Phase Lead Capacitor


Figure 4. Transient Response of Figure 2's Step-Up Converter with 33pF Phase Lead Capacitor

## $V_{\text {REG }}$ VOLTAGE REFERENCE

Pin 3 of the LT3471 is a bandgap voltage reference that has been divided down to 1.00 V and buffered for external use. This pin must be bypassed with at least $0.01 \mu \mathrm{~F}$ and no more than $1 \mu \mathrm{~F}$. This will ensure stability as well as reduce the noise on this pin. The buffer has a built-in current limit of at least 1 mA (typically 1.4 mA ). This not only means that you can use this pin as an external reference for supplemental circuitry, but it also means that it is possible to provide a soft-start feature if this pin is used as one of the feedback pins for the error amplifier. Normally the softstart time will be dominated by the RC time constant discussed in the soft-start and shutdown section. However, because of the finite current limit of the buffer for the $V_{\text {REG }}$ pin, it will take some time to charge up the bypass capacitor. During this time, the voltage at the $\mathrm{V}_{\text {REG }}$ pin will ramp up, and this action provides an alternate means for soft-starting the circuit. If the largest recommended bypass capacitor is used, $1 \mu \mathrm{~F}$, the worst-case (longest) softstart function that would be provided from the $V_{\text {REF }}$ pin is:

$$
\frac{1 \mu \mathrm{~F} \cdot 1.00 \mathrm{~V}}{1.0 \mathrm{~mA}}=1.0 \mathrm{~ms}
$$

Choose the RC network such that the soft-start time is Ionger than this time, or choose a smaller bypass capacitor for the $\mathrm{V}_{\text {REF }}$ pin (but always larger than $0.01 \mu \mathrm{~F}$ ) so that the RC network dominates the soft-starting of the LT3471. The voltage at the $\mathrm{V}_{\text {REF }}$ pin can also be divided down and used for one of the feedback pins for the error amplifier. This is especially useful in LED driver applications, where the current through the LEDs is set using the voltage reference across a sense resistor in the LED chain. Using a smaller or divided down reference leads to less wasted power in the sense resistor. See the Typical Applications section for an example of LED driving applications.

## DIODE SELECTION

A Schottky diode is recommended for use with the LT3471. For high efficiency, a diode with good thermal characteristics at high currents should be used such as the On

## APPLLCATIONS INFORMATION

Semiconductor MBRM120. This is a 20V diode. Where the switch voltage exceeds 20 V , use the MBRM140, a 40 V diode. These diodes are rated to handle an average forward current of 1.0A. In applications where the average forward current of the diode is less than 0.5 A , use the Philips PMEG 2005, 3005, or 4005 (a 20V, 30V or 40V diode, respectively).

## LAYOUT HINTS

The high speed operation of the LT3471 demands careful attention to board layout. You will not get advertised performance with careless layout. Figure 5 shows the recommended component placement.


Figure 5. Suggested Layout Showing a Boost on SW1 and an Inverter on SW2. Note the Separate Ground Returns for All High Current Paths (Using a Multilayer Board)

## Compensation-Theory

Like all other current mode switching regulators, the LT3471 needs to be compensated for stable and efficient operation. Two feedback loops are used in the LT3471: a fast current loop which does not require compensation, and a slower voltage loop which does. Standard Bode plot analysis can be used to understand and adjust the voltage feedback loop.

As with any feedback loop, identifying the gain and phase contribution of the various elements in the loop is critical. Figure 6 shows the key equivalent elements of a boost converter. Because of the fast current control loop, the power stage of the IC, inductor and diode have been replaced by the equivalent transconductance amplifier $g_{m p} . g_{m p}$ acts as a current source where the output current is proportional to the $\mathrm{V}_{\mathrm{C}}$ voltage. Note that the maximum output current of $\mathrm{g}_{\mathrm{mp}}$ is finite due to the current limit in the IC.

From Figure 6, the DC gain, poles and zeroes can be calculated as follows:

Output Pole: $\mathrm{P} 1=\frac{2}{2 \cdot \pi \cdot R_{L} \cdot \mathrm{C}_{\text {OUT }}}$
Error Amp Pole: $\mathrm{P} 2=\frac{1}{2 \bullet \pi \cdot R_{0} \cdot \mathrm{C}_{\mathrm{C}}}$
Error Amp Zero: $Z 1=\frac{1}{2 \cdot \pi \cdot R_{C} \cdot C_{C}}$
DC GAIN: $A=\frac{V_{\text {REF }}}{V_{O U T}} \bullet g_{m a} \bullet R_{0} \bullet g_{m p} \bullet R_{L} \bullet \frac{1}{2}$
ESR Zero: $Z 2=\frac{1}{2 \bullet \pi \bullet R_{E S R} \cdot C_{O U T}}$
RHP Zero: Z3 $=\frac{V_{I N}{ }^{2} \cdot R_{L}}{2 \bullet \pi \cdot V_{O U T}{ }^{2} \cdot L}$
High Frequency Pole: P3> $\frac{f_{S}}{3}$
Phase Lead Zero: $Z 4=\frac{1}{2 \cdot \pi \cdot R 1 \cdot C_{P L}}$
Phase Lead Pole: $\mathrm{P} 4=\frac{1}{2 \cdot \pi \cdot \mathrm{C}_{P L} \cdot \frac{\mathrm{R} 1 \cdot \mathrm{R} 2}{\mathrm{R} 1+\mathrm{R} 2}}$

## APPLICATIONS INFORMATION



Figure 6. Boost Converter Equivalent Model
The Current Mode zero is a right half plane zero which can be an issue in feedback control design, but is manageable with proper external component selection.
Using the circuit of Figure 2 as an example, Table 3 shows the parameters used to generate the Bode plot shown in Figure 7.

Table 3. Bode Plot Parameters

| Parameter | Value | Units | Comment |
| :---: | :---: | :---: | :--- |
| $\mathrm{R}_{\mathrm{L}}$ | 20 | $\Omega$ | Application Specific |
| $\mathrm{C}_{\text {OUT }}$ | 4.7 | $\mu \mathrm{~F}$ | Application Specific |
| $\mathrm{R}_{\mathrm{ESR}}$ | 10 | $\mathrm{~m} \Omega$ | Application Specific |
| $\mathrm{R}_{0}$ | 0.9 | $\mathrm{M} \Omega$ | Not Adjustable |
| $\mathrm{C}_{\mathrm{C}}$ | 90 | pF | Not Adjustable |
| $\mathrm{C}_{\mathrm{PL}}$ | 33 | pF | Adjustable |
| $\mathrm{R}_{\mathrm{C}}$ | 55 | $\mathrm{k} \Omega$ | Not Adjustable |
| $\mathrm{R} 1^{\mathrm{R}_{2}}$ | 90.9 | $\mathrm{k} \Omega$ | Adjustable |
| $\mathrm{V}_{\text {OUT }}$ | 15 | $\mathrm{k} \Omega$ | Adjustable |
| $\mathrm{V}_{\text {IN }}$ | 3 | V | Application Specific |
| $\mathrm{g}_{\mathrm{ma}}$ | 50 | V | Application Specific |
| $\mathrm{g}_{\mathrm{mp}}$ | 9.3 | mho | Not Adjustable |
| L | 2.2 | $\mu \mathrm{mh}$ | Application Specific |
| $\mathrm{f}_{\mathrm{S}}$ | 1.2 | MHz | Not Adjustable |

From Figure 7, the phase is $-115^{\circ}$ when the gain reaches 0 dB giving a phase margin of $65^{\circ}$. This is more than adequate. The crossover frequency is 50 kHz .


Figure 7. Bode Plot of 3.3V to 7V Application

## TYPICAL APPLICATIONS

Li-Ion OLED Driver



3471 TA02b

## TYPICAL APPLICATIONS

Single Li-Ion Cell to 5V, 12V Boost Converter


## TYPICAL APPLICATIONS

Li-Ion 20 White LED Driver


## TYPICAL APPLICATIONS

## Li-Ion or 4-Cell Alkaline to 3.3 V and 5V SEPIC



DD Package
10-Lead Plastic DFN ( $3 \mathrm{~mm} \times 3 \mathrm{~mm}$ )
(Reference LTC DWG \# 05-08-1698)


RECOMMENDED SOLDER PAD PITCH AND DIMENSIONS

$\begin{array}{cc}R=0.115 \\ 6 & \text { TYP } \\ 6 & 10\end{array} \begin{gathered}0.38 \pm 0.10 \\ \downarrow\end{gathered}$


BOTTOM VIEW—EXPOSED PAD
NOTE:

1. DRAWING TO BE MADE A JEDEC PACKAGE OUTLINE MO-229 VARIATION OF (WEED-2).

CHECK THE LTC WEBSITE DATA SHEET FOR CURRENT STATUS OF VARIATION ASSIGNMENT
2. DRAWING NOT TO SCALE
3. ALL DIMENSIONS ARE IN MILLIMETERS
4. DIMENSIONS OF EXPOSED PAD ON BOTTOM OF PACKAGE DO NOT INCLUDE MOLD FLASH. MOLD FLASH, IF PRESENT, SHALL NOT EXCEED 0.15 mm ON ANY SIDE
5. EXPOSED PAD SHALL BE SOLDER PLATED
6. SHADED AREA IS ONLY A REFERENCE FOR PIN 1 LOCATION ON THE TOP AND BOTTOM OF PACKAGE

## TYPICAL APPLICATION

## 5 V to $\pm 12 \mathrm{~V}$ Dual Supply Boost/Inverting Converter



C1, C2: X5R OR X7R 6.3V
C3, C4: X5R OR X7R 16V
C5: X5R OR X7R 25V
D1, D2: ON SEMICONDUCTOR MBRM-120

## RELATED PARTS

| PART NUMBER | DESCRIPTION | COMMENTS |
| :---: | :---: | :---: |
| LT1611 | 550mA (Isw), 1.4MHz, High Efficiency Micropower Inverting DC/DC Converter | $\mathrm{V}_{\text {IN: }}: 1.1 \mathrm{~V} \text { to } 10 \mathrm{~V}, \mathrm{~V}_{\text {OUT(MAX })}=-34 \mathrm{~V}, \mathrm{I}_{\mathrm{Q}}=3 \mathrm{~mA}, \mathrm{I}_{\mathrm{SD}}<1 \mu \mathrm{~A},$ ThinSOT Package |
| LT1613 | 550 mA (Isw), 1.4MHz, High Efficiency Step-Up DC/DC Converter | $\mathrm{V}_{\text {IN: }}: 0.9 \mathrm{~V}$ to $10 \mathrm{~V}, \mathrm{~V}_{\text {OUT(MAX) }}=34 \mathrm{~V}, \mathrm{I}_{\mathrm{Q}}=3 \mathrm{~mA}, \mathrm{I}_{\text {SD }}<1 \mu \mathrm{~A}$, ThinSOT Package |
| LT1614 | 750 mA (Isw), 600kHz, High Efficiency Micropower Inverting DC/DC Converter | $\mathrm{V}_{\text {IN: }}: 1 \mathrm{~V} \text { to } 12 \mathrm{~V}, \mathrm{~V}_{\text {OUT(MAX })}=-24 \mathrm{~V}, \mathrm{I}_{\mathrm{Q}}=1 \mathrm{~mA}, \mathrm{I}_{\mathrm{SD}}<10 \mu \mathrm{~A},$ MS8, S8 Packages |
| LT1615/LT1615-1 | 300mA/80mA (Isw), High Efficiency Step-Up DC/DC Converters | $V_{I N}=1 \mathrm{~V}$ to $15 \mathrm{~V}, \mathrm{~V}_{\text {OUT(MAX) }}=34 \mathrm{~V}, \mathrm{I}_{\mathrm{Q}}=20 \mu \mathrm{~A}, \mathrm{I}_{\mathrm{SD}}<1 \mu \mathrm{~A}$, ThinSOT Package |
| LT1617/LT1617-1 | $350 \mathrm{~mA} / 100 \mathrm{~mA}$ (Isw), High Efficiency Micropower Inverting DC/DC Converters | $\mathrm{V}_{\mathrm{IN}}=1.2 \mathrm{~V}$ to $15 \mathrm{~V}, \mathrm{~V}_{\text {OUT(MAX }}=-34 \mathrm{~V}, \mathrm{I}_{\mathrm{Q}}=20 \mu \mathrm{~A}, \mathrm{I}_{\mathrm{SD}}<1 \mu \mathrm{~A}$, ThinSOT Package |
| LT1930/LT1930A | 1A (Isw), 1.2MHz/2.2MHz, High Efficiency Step-Up DC/DC Converters | $\mathrm{V}_{\text {IN }}: 2.6 \mathrm{~V}$ to $16 \mathrm{~V}, \mathrm{~V}_{\text {OUT(MAX }}=34 \mathrm{~V}, \mathrm{I}_{\mathrm{Q}}=4.2 \mathrm{~mA} / 5.5 \mathrm{~mA}$, $\mathrm{I}_{\mathrm{SD}}<1 \mu \mathrm{~A}$, ThinSOT Package |
| LT1931/LT1931A | 1A (Isw), 1.2MHz/2.2MHz High Efficiency Micropower Inverting DC/DC Converters | $\mathrm{V}_{\text {IN }}=2.6 \mathrm{~V}$ to $16 \mathrm{~V}, \mathrm{~V}_{\text {OUT(MAX })}=-34 \mathrm{~V}, \mathrm{I}_{\mathrm{Q}}=5.8 \mathrm{~mA}, \mathrm{I}_{\mathrm{SD}}<1 \mu \mathrm{~A}$, ThinSOT Package |
| LT1943 (Quad) | Quad Boost, 2.6A Buck, 2.6A Boost, 0.3A Boost, 0.4A Inverter 1.2MHz TFT DC/DC Converter | $\mathrm{V}_{\text {IN }}=4.5 \mathrm{~V} \text { to } 22 \mathrm{~V}, \mathrm{~V}_{\text {OUT(MAX })}=40 \mathrm{~V}, \mathrm{I}_{\mathrm{Q}}=10 \mu \mathrm{~A}, \mathrm{I}_{\mathrm{SD}}<35 \mu \mathrm{~A},$ TSSOP28E Package |
| LT1945 (Dual) | Dual Output, Boost/Inverter, 350 mA (Isw), Constant Off-Time, High Efficiency Step-Up DC/DC Converter | $\mathrm{V}_{\text {IN }}=1.2 \mathrm{~V} \text { to } 15 \mathrm{~V}, \mathrm{~V}_{\text {OUT(MAX) }}= \pm 34 \mathrm{~V}, \mathrm{I}_{\mathrm{Q}}=40 \mu \mathrm{~A}, \mathrm{I}_{\text {SD }}<1 \mu \mathrm{~A},$ 10-Lead MS Package |
| LT1946/LT1946A | $1.5 \mathrm{~A}\left(\mathrm{I}_{\mathrm{sw}}\right), 1.2 \mathrm{MHz} / 2.7 \mathrm{MHz}$, High Efficiency Step-Up DC/DC Converters | $\begin{aligned} & V_{\text {IN }}: 2.45 \mathrm{~V} \text { to } 16 \mathrm{~V}, \mathrm{~V}_{\text {OUT(MAX) }}=34 \mathrm{~V}, \mathrm{I}_{\mathrm{Q}}=3.2 \mathrm{~mA}, \mathrm{I}_{\mathrm{SD}}<1 \mu \mathrm{~A} \text {, } \\ & \text { MS8 Package } \end{aligned}$ |
| LT3436 | 3 A ( $\mathrm{s}_{\text {sw }}$ ), 1MHz, 34V Step-Up DC/DC Converter | $\mathrm{V}_{\text {IN: }}: 3 \mathrm{~V} \text { to } 25 \mathrm{~V}, \mathrm{~V}_{\text {OUT(MAX) }}=34 \mathrm{~V}, \mathrm{I}_{Q}=0.9 \mathrm{~mA}, \mathrm{I}_{\text {SD }}<6 \mu \mathrm{~A},$ TSSOP16E Package |
| LT3462/LT3462A | 300 mA (Isw), 1.2MHz/2.7MHz, High Efficiency Inverting DC/DC Converters with Integrated Schottkys | $\mathrm{V}_{\text {IN }}=2.5 \mathrm{~V}$ to $16 \mathrm{~V}, \mathrm{~V}_{\text {OUT(MAX })}=-38 \mathrm{~V}, \mathrm{I}_{\mathrm{Q}}=2.9 \mathrm{~mA}, \mathrm{I}_{\mathrm{SD}}<1 \mu \mathrm{~A}$, ThinSOT Package |
| LT3463/LT3463A | Dual Output, Boost/Inverter, 250 mA (I $\mathrm{I}_{\text {SW }}$ ), Constant Off-Time, High Efficiency Step-Up DC/DC Converters with Integrated Schottkys | $\mathrm{V}_{\text {IN }}=2.3 \mathrm{~V}$ to $15 \mathrm{~V}, \mathrm{~V}_{\text {OUT(MAX) }}= \pm 40 \mathrm{~V}, \mathrm{I}_{\mathrm{Q}}=40 \mu \mathrm{~A}, \mathrm{I}_{\mathrm{SD}}<1 \mu \mathrm{~A}$, DFN Package |
| LT3464 | 85mA (Isw), High Efficiency Step-Up DC/DC Converter with Integrated Schottky and PNP Disconnect | $\mathrm{V}_{\text {IN }}=2.3 \mathrm{~V}$ to $10 \mathrm{~V}, \mathrm{~V}_{\text {OUT(MAX }}=34 \mathrm{~V}, \mathrm{I}_{\mathrm{Q}}=25 \mu \mathrm{~A}, \mathrm{I}_{\mathrm{SD}}<1 \mu \mathrm{~A}$, ThinSOT Package |

